#### 1. INTRODUCTION



This is a Single Cycle Datapath that i used as reference to start my project and i build up on this as i added more instructions. Although this datapath doesn't support all of the instructions as it is, all i had to do was add small units to make them work. For example added shift left 2 unit to shift 26 bit address from jump instruction and then used first 4 bits of PC + 4 to generate the 32 address of jump instruction and put it to a mux with the output of branch/PC mux -at top right- with jump signal as it's selector. This is how i basicly implemented other instructions too. Currently all the instructions in FinalProject.pdf work except Store Byte, Store Conditional, Store Halfword, Jump And Link. Also didn't use ALU control unit but instead generated ALU signals inside the Control Unit.

#### 2. METHOD

First of all i want to talk about how things work then i will get into my modules and extra things that i added. Firstly we get the instruction from Instruction memory with program counter being initially 0. Then it parses the instruction to opCode, rs, rt, rd, shamt, immediate, address and funct. And then give opCode and funct to Control Unit as inputs and it generates regDst, aluControl, jump, branch, memRead, memtoReg, memWrite, aluSrc, regWrite signals. After that it calculates the next PC, and chooses register destination. After that, it reads data from Registers unit, sign or zero extends the immediate, generates jump address, selects ALU Unit's second input. After ALU's output, there's a selection of memory destination followed by Memory read/write stage and selection of write\_data for write-back stage and then change PC to finish the whole cycle. I will be giving more details in modules about some of the stages of the cycle.



### module mips\_instr\_mem(instruction, program\_counter);

Instruction Memory block reads instructions from instruction.mem initially then returns the instruction at given program counter.



module mips\_registers(read\_data\_1, read\_data\_2, write\_data, read\_reg\_1, read\_reg\_2, write\_reg, signal\_reg\_write, clk);

Registers block reads register data from registers.mem and stores in registers. If the regWrite signal is 1 stores write\_data in registers else reads data from read\_reg\_1 and read\_reg\_2. I've had some problems with writing the data back. In mips core, i call this twice, first with write signal 0 for reading data and second one for writing the data back with regWrite signal. The input write\_data was always x and couldn't really figure out why.



## module mips\_data\_mem (read\_data, mem\_address, write\_data, sig\_mem\_read, sig\_mem\_write)

After initially reading data memory from data.mem file to data\_mem register, depending on read signal and write signal reads data from data\_mem or writes back to data\_mem[mem\_address]



## module mips\_alu(outp, zero, data\_A, data\_B, shamt, ctrl\_signal)

ALU Unit gets ctrl\_signal from control unit, and makes the operation that the instruction needs. The operations are, And, Or, Add, Sub, Shift left, Shift right, set less than.

There's also a zero output for branch instructions. If current instruction is branch control signal is 3'b011 which is Sub operation and after that if the result is 0 zero output would be 1 and zero output then goes into and gate with branch signal to see if the branch instruction will be executed.



module mips\_control(regDst, aluControl, jump, branch, memRead, memtoReg, memWrite, aluSrc, regWrite, opCode, funct)

Control unit creates all the necessary signals for the given instruction. regDst selects between rt and rd as write register, aluControl is selector for which operation should ALU unit do, jump is the selector between jump address and branch/PC output as i mentioned above, branch selects between PC+4 and Branch address, memRead is for instructions that reads data from memory, memtoReg is for write-back data selection which are ALU output and data read from memory, aluSrc selects second input of the ALU Unit, regWrite signal is 1 when there's a write-back stage for the current instruction.

Inputs are opCode and funct field of the instruction. Since the R-type instructions have same signals except aluControl signal and jr instruction, checked if opCode is 0 first, then if the function field is 6'b001000 which is jr instruction, generated correct signals otherwise all the R-type signals are same except aluControl so generated those signals accordingly and when the opCode isn't 0, for every instruction, generated signals one by one. After that, grouping them by their operations which they require in Alu Unit, generated their aluControl signals.



module zeroExtend\_16\_32(outp, inp)

module signExtend\_16\_32(outp, inp)

signExtend\_16\_32and zeroExtend\_16\_32 modules gets immediate as input and sign or zero extends depending on the instruction.



## module leftShifter\_2bit(outp, inp)

Shift left module is used for J and branch type instructions where address has to be shifted left twice. Reasoning behind shifting is addresses must be 4 or 4s multipliers and we don't store those 2 bits to be able to hold address along with other contents in 32 bit.



## module mips\_core(clock)

mips\_core module is the module that the whole cycle starts and ends. It connects all the modules altogether. Calculates next PC value, fetches instruction from instruction memory, gets control signals from Control Unit, reads register from Registers block, sign and zero extends the immediate, reads/writes from/to Data Memory block, Writes back data to register if necessary, jumps to new PC if necessary and branches to new instruction if necessary.

```
assign memDest = (opCode == 6'b100100 || opCode == 6'b100101 || opCode == 6'b100011 ) ? (read_data_1 + signExtendOutp) : read_data_2;
```

This is what happens inside memDest block, if the instruction is lbu, lhu, ll or lw memDest is read\_data\_1 + signExtendedImmediate else it's read\_data\_2.

This is the write back data block and how the output is assigned.

#### 3. Results

### 3.1 Testbench Results



Add Instruction





#### Addi Instruction



#### Lbu Instruction



#### Lhu Instruction



# Slt Instruction



Slti Instruction

# 3.2 Analysis

During tests i realized that if you give registers block regWrite signal, module won't work properly so as a workaround, i used 1'b0 instead of regWrite and as a result, writing back to register is not working. Also unsigned operations and sc, sh and sb instructions are not supported aswell.

Azmi Utku Sezgin 131044048